Presents a range of CAD algorithms and techniques for synthesizing and optimizing interconnect Provides insight & intuition into layout analysis and optimization for interconnect in high speed, high complexity integrated circuits.
Presents a range of CAD algorithms and techniques for synthesizing and optimizing interconnect
Provides insight & intuition into layout analysis and optimization for interconnect in high speed, high complexity integrated circuits.Hinweis: Dieser Artikel kann nur an eine deutsche Lieferadresse ausgeliefert werden.
Mohamed Elgamel, University of Louisiana, Lafayette, USA / Magdy Bayoumi, University of Louisiana, Lafayette, USA
Inhaltsangabe
Introduction.- Noise Analysis and Design in Deep Submicron.- Interconnect Noise Analysis and Optimization Techniques.- Crosstalk Noise Analysis in Ultra Deep Submicrometer Technologies.- Minimum Area Shield Insertion for Inductive Noise Reduction.- Spacing Algorithms for Crosstalk Noise Reduction.- Post Layout Interconnect Optimization for Crosscoupling Noise Reduction.- 3D Integration. - EDA Industry Tools: State of the Art.
Noise Analysis and Design in Deep Submicron.- Interconnect Noise Analysis and Optimization Techniques.- Crosstalk Noise Analysis in Ultra Deep Submicrometer Technologies.- Minimum Area Shield Insertion for Inductive Noise Reduction.- Spacing Algorithms for Crosstalk Noise Reduction.- Post Layout Interconnect Optimization for Crosscoupling Noise Reduction.- 3D Integration.- EDA Industry Tools: State of the ART.
Introduction.- Noise Analysis and Design in Deep Submicron.- Interconnect Noise Analysis and Optimization Techniques.- Crosstalk Noise Analysis in Ultra Deep Submicrometer Technologies.- Minimum Area Shield Insertion for Inductive Noise Reduction.- Spacing Algorithms for Crosstalk Noise Reduction.- Post Layout Interconnect Optimization for Crosscoupling Noise Reduction.- 3D Integration. - EDA Industry Tools: State of the Art.
Noise Analysis and Design in Deep Submicron.- Interconnect Noise Analysis and Optimization Techniques.- Crosstalk Noise Analysis in Ultra Deep Submicrometer Technologies.- Minimum Area Shield Insertion for Inductive Noise Reduction.- Spacing Algorithms for Crosstalk Noise Reduction.- Post Layout Interconnect Optimization for Crosscoupling Noise Reduction.- 3D Integration.- EDA Industry Tools: State of the ART.
Es gelten unsere Allgemeinen Geschäftsbedingungen: www.buecher.de/agb
Impressum
www.buecher.de ist ein Internetauftritt der buecher.de internetstores GmbH
Geschäftsführung: Monica Sawhney | Roland Kölbl | Günter Hilger
Sitz der Gesellschaft: Batheyer Straße 115 - 117, 58099 Hagen
Postanschrift: Bürgermeister-Wegele-Str. 12, 86167 Augsburg
Amtsgericht Hagen HRB 13257
Steuernummer: 321/5800/1497
USt-IdNr: DE450055826