32,99 €
inkl. MwSt.
Versandkostenfrei*
Versandfertig in 6-10 Tagen
payback
16 °P sammeln
  • Broschiertes Buch

This work provides an insight on the implementation of RSA cryptosystem using Verilog finally resulting in an IC. The complete implementation includes three phases: key generation, encryption process and decryption process. To generate the key, we use Random Number Generator and GCD blocks. Whereas for Encryption and Decryption processes Modular Multiplication, Modular Exponentiation blocks were implemented. Finally to bring out an IC, SoC Encounter in Cadence is used.The work also emphasizes on an introduction to Cadence and Verilog. Implementation details of some basic systems in Cadence using Verilog are also highlighted.…mehr

Produktbeschreibung
This work provides an insight on the implementation of RSA cryptosystem using Verilog finally resulting in an IC. The complete implementation includes three phases: key generation, encryption process and decryption process. To generate the key, we use Random Number Generator and GCD blocks. Whereas for Encryption and Decryption processes Modular Multiplication, Modular Exponentiation blocks were implemented. Finally to bring out an IC, SoC Encounter in Cadence is used.The work also emphasizes on an introduction to Cadence and Verilog. Implementation details of some basic systems in Cadence using Verilog are also highlighted.
Autorenporträt
Sri Chethan Kumar M obtained his B.E in Electronics and Communication Engineering in 2010 from Visvesvaraya Technological University, Belgaum, India. He is working as lecturer in Bahubali College of Engineering, Shravanabelagola since 2010. He has to his credit more than 20 papers in various National & International journal & conferences.