Sie sind bereits eingeloggt. Klicken Sie auf 2. tolino select Abo, um fortzufahren.
Bitte loggen Sie sich zunächst in Ihr Kundenkonto ein oder registrieren Sie sich bei bücher.de, um das eBook-Abo tolino select nutzen zu können.
This proceedings volume contains the contributions of the speakers who attended the NATO Advanced Research Workshop on "Perspectives, Science and Technologies for Novel Silicon on Insulator Devices" held at the Sanatorium Pushcha OLema, Kyiv, th Ukraine from It" to 15 October 1998. This meeting was the second NATO Silicon on Insulator (SOl) Workshop to be held in st the Ukraine where the first meeting (Gurzuf, Crimea, 1 to 4th November 1994) focussed upon the physical and technical problems to be addressed in order to exploit the advantages of incorporating SOl materials in device and sensor…mehr
This proceedings volume contains the contributions of the speakers who attended the NATO Advanced Research Workshop on "Perspectives, Science and Technologies for Novel Silicon on Insulator Devices" held at the Sanatorium Pushcha OLema, Kyiv, th Ukraine from It" to 15 October 1998. This meeting was the second NATO Silicon on Insulator (SOl) Workshop to be held in st the Ukraine where the first meeting (Gurzuf, Crimea, 1 to 4th November 1994) focussed upon the physical and technical problems to be addressed in order to exploit the advantages of incorporating SOl materials in device and sensor technologies. On this occasion emphasis was placed upon firstly, promoting the use of SOl substrates for a range of novel device and circuit applications and secondly, addressing the economic issues of incorporating SOl processing technologies and device technologies within the framework of the resources available within the laboratories and factories of the Newly Independent States (NIS). The primary goal of both workshops has been the breaking of the barriers that inhibit closer collaboration between scientists and engineers in the NATO countries and the NIS. Indeed, it was a pleasure for attendees at the first meeting to renew acquaintances and for the first time attendees to make new contacts and enjoy the warm hospitality offered by our hosts in Kyiv. An outcome was the forging of new links and concrete proposals for future collaborations.
Dieser Download kann aus rechtlichen Gründen nur mit Rechnungsadresse in A, B, BG, CY, CZ, D, DK, EW, E, FIN, F, GR, HR, H, IRL, I, LT, L, LR, M, NL, PL, P, R, S, SLO, SK ausgeliefert werden.
Die Herstellerinformationen sind derzeit nicht verfügbar.
Inhaltsangabe
Preface. Committee Members. Invited Speakers. Workshop Photographs. Section 1: Innovations in Materials Technologies. 1.1. SMART-CUT® Technology: Basic Mechanisms and Applications; M. Bruel. 1.2. Polish Stop Technology for Silicon on Silicide on Insulator Structures; H.S. Gamble. 1.3. Homoepitaxy on Porous Silicon with a Buries Oxide Layer; Full-Wafer Scale SOI; S.I. Romanov, et al. 1.4. Structural and Electrical Properties of Silicon on Isolator Structures Manufactured on FZ- and CZ-Silicon by SMART-CUT Technology; V.P. Popov, et al. 1.5. Development of Linear Sequential Lateral Solidification Technique to Fabricate Quasi-Single-Crystal Super-Thin Si Films for High-Performance Thin Film Transistor Devices; A.B. Limanov, et al. Section 2: Economics and Innovation Applications. 2.1. Low Temperature Polysilicon Technology: A Low Cost SOI Technology? F. Plais, et al. 2.2. A Novel Low Cost Process for the Production of Semiconductor Polycrystalline Silicon from Recycled Industrial Waste; B.N. Mukashev, et al. 2.3. Tetrahedrally Bonded Amorphous Carbon for Electronic Applications; W.I. Milne. 2.4. Diamond Based Silicon-on-Insulator Materials and Devices; S. Bengtsson, M. Bergh. 2.5. Low-Temperature Processing of Crystalline Si Films on Glass for Electronic Applications; R.B. Bergmann, et al. 2.6. beta-SiC on SiO2 Formed by Ion Implantation and Bonding for Micromechanics Applications; C. Serre, et al. 2.7. Laser Recrystallized Polysilicon Layers for Sensor Applications: Electrical Piezoresistive Characterization; A.A. Druzhinin, et al. Section 3: Characterisation Methods for SOI. 3.1. Optical Spectroscopy of SOI Materials; A. Pérez-Rodríguez, et al. 3.2. Computer Simulation of Oxygen Redistribution in SOI Structures; V.G. Litovchenko, A.A. Efremov. 3.3. Electrical Instabilities in Silicon-on-Insulator Structures and Devices During Voltage and Temperature Stressing; A.N. Nazarov, et al. 3.4. Hydrogen as a Diagnostic Tool in Analysing SOI Structures; A. Boutry-Forveille, et al. 3.5. Back Gate Voltage Influence on the LDD SOI NMOSFET Series Resistance Extraction from 150 to 300 K; A.S. Nicolett, et al. 3.6. Characterization of Porous Silicon Layers Containing a Buried Oxide Layer; S.I. Romanov, et al. 3.7. Total-Dose Radiation Response of Multilayer Buried Insulators; A.N. Rudenko, et al. 3.8. Recombination Current in Fully-Depleted SOI Diodes: Compact Model and Lifetime Extraction; T. Ernst, et al. 3.9. Investigation of the Structural and Chemical Properties of SOI Materials by Ellipsometry; L.A. Zabashta, et al. 3.10. Experimental Investigation and Modeling of Coplanar Transmission Lines on SOI Technologies for RF Applications; J. Lescot, et al. Section 4: Perspectives for SOI Structures and Devices. 4.1. Perspectives of Silicon-on-Insulator Technologies for Cryogenic Electronics; C. Claeys, et al. 4.2. SOI CMOS for High-Temperature Applications; J.P. Colinge. 4.3. Quantum Effect Devices on SOI Substrates with an Ultrathin Silicon Layer; Y. Omura. 4.4. Wafer Bonding for Micro-ElectroMechanical Systems (MEMS); C.A. Colinge. 4.5. A Comprehensive Analysis of the High-Temperature Off-State and Subthreshold Characteristics of SOI MOSFETs; T.E. Rudenko, et al. 4.6. Influence of Silicon Film Parameters on C-V Characteristics of Partially Depleted SOI MOSFETs; D. Tomaszewski, et al. 4.7. Effect of Shallow Oxide Traps on the Low-Temperature Operation of SOI Transistors; V.S. Lysenko, et al. 4.8. Nanoscale Wave-Ordered Structures on SOI; V.K. Smirnov, A.B. Danilin. 4.9. Thin Partial SOI Power Devices for High Voltage Integrated Circuits; F. Udrea, et al. Keyword Index. Author Index.
Preface. Committee Members. Invited Speakers. Workshop Photographs. Section 1: Innovations in Materials Technologies. 1.1. SMART-CUT® Technology: Basic Mechanisms and Applications; M. Bruel. 1.2. Polish Stop Technology for Silicon on Silicide on Insulator Structures; H.S. Gamble. 1.3. Homoepitaxy on Porous Silicon with a Buries Oxide Layer; Full-Wafer Scale SOI; S.I. Romanov, et al. 1.4. Structural and Electrical Properties of Silicon on Isolator Structures Manufactured on FZ- and CZ-Silicon by SMART-CUT Technology; V.P. Popov, et al. 1.5. Development of Linear Sequential Lateral Solidification Technique to Fabricate Quasi-Single-Crystal Super-Thin Si Films for High-Performance Thin Film Transistor Devices; A.B. Limanov, et al. Section 2: Economics and Innovation Applications. 2.1. Low Temperature Polysilicon Technology: A Low Cost SOI Technology? F. Plais, et al. 2.2. A Novel Low Cost Process for the Production of Semiconductor Polycrystalline Silicon from Recycled Industrial Waste; B.N. Mukashev, et al. 2.3. Tetrahedrally Bonded Amorphous Carbon for Electronic Applications; W.I. Milne. 2.4. Diamond Based Silicon-on-Insulator Materials and Devices; S. Bengtsson, M. Bergh. 2.5. Low-Temperature Processing of Crystalline Si Films on Glass for Electronic Applications; R.B. Bergmann, et al. 2.6. beta-SiC on SiO2 Formed by Ion Implantation and Bonding for Micromechanics Applications; C. Serre, et al. 2.7. Laser Recrystallized Polysilicon Layers for Sensor Applications: Electrical Piezoresistive Characterization; A.A. Druzhinin, et al. Section 3: Characterisation Methods for SOI. 3.1. Optical Spectroscopy of SOI Materials; A. Pérez-Rodríguez, et al. 3.2. Computer Simulation of Oxygen Redistribution in SOI Structures; V.G. Litovchenko, A.A. Efremov. 3.3. Electrical Instabilities in Silicon-on-Insulator Structures and Devices During Voltage and Temperature Stressing; A.N. Nazarov, et al. 3.4. Hydrogen as a Diagnostic Tool in Analysing SOI Structures; A. Boutry-Forveille, et al. 3.5. Back Gate Voltage Influence on the LDD SOI NMOSFET Series Resistance Extraction from 150 to 300 K; A.S. Nicolett, et al. 3.6. Characterization of Porous Silicon Layers Containing a Buried Oxide Layer; S.I. Romanov, et al. 3.7. Total-Dose Radiation Response of Multilayer Buried Insulators; A.N. Rudenko, et al. 3.8. Recombination Current in Fully-Depleted SOI Diodes: Compact Model and Lifetime Extraction; T. Ernst, et al. 3.9. Investigation of the Structural and Chemical Properties of SOI Materials by Ellipsometry; L.A. Zabashta, et al. 3.10. Experimental Investigation and Modeling of Coplanar Transmission Lines on SOI Technologies for RF Applications; J. Lescot, et al. Section 4: Perspectives for SOI Structures and Devices. 4.1. Perspectives of Silicon-on-Insulator Technologies for Cryogenic Electronics; C. Claeys, et al. 4.2. SOI CMOS for High-Temperature Applications; J.P. Colinge. 4.3. Quantum Effect Devices on SOI Substrates with an Ultrathin Silicon Layer; Y. Omura. 4.4. Wafer Bonding for Micro-ElectroMechanical Systems (MEMS); C.A. Colinge. 4.5. A Comprehensive Analysis of the High-Temperature Off-State and Subthreshold Characteristics of SOI MOSFETs; T.E. Rudenko, et al. 4.6. Influence of Silicon Film Parameters on C-V Characteristics of Partially Depleted SOI MOSFETs; D. Tomaszewski, et al. 4.7. Effect of Shallow Oxide Traps on the Low-Temperature Operation of SOI Transistors; V.S. Lysenko, et al. 4.8. Nanoscale Wave-Ordered Structures on SOI; V.K. Smirnov, A.B. Danilin. 4.9. Thin Partial SOI Power Devices for High Voltage Integrated Circuits; F. Udrea, et al. Keyword Index. Author Index.
Es gelten unsere Allgemeinen Geschäftsbedingungen: www.buecher.de/agb
Impressum
www.buecher.de ist ein Internetauftritt der buecher.de internetstores GmbH
Geschäftsführung: Monica Sawhney | Roland Kölbl | Günter Hilger
Sitz der Gesellschaft: Batheyer Straße 115 - 117, 58099 Hagen
Postanschrift: Bürgermeister-Wegele-Str. 12, 86167 Augsburg
Amtsgericht Hagen HRB 13257
Steuernummer: 321/5800/1497
USt-IdNr: DE450055826